



## Advanced RISC Machines



# Introduction

01

Serial To Parallel



#### Introduction

A serial-to-parallel device accepts a series of timed pulses and latches them onto a parallel array of output pins.

It is important to understand that the D-type flip- flop is a rising edge triggered device, and the data at its input transfers to the output only on the rising edge of the clock pulse.

The SN74HC595 devices contain an eight-bit serial- in, parallel-out shift register that feeds an 8-bit D-type storage register.





The basic idea is to send a sequence of bits (i.e., positive pulses) down to the serial-to-parallel chip (74HC595). The 74HC595 will then convert this serial input into a parallel input and latch the output so it continues to drive the LED display until the next series of bits is received and latched. This operation, however, requires some degree of control. For instance, we need some way of telling the chip when the pulses are expected to occur and we need some way of telling the chip when to latch the data. This means that we need two control lines to the chip, in addition to the data line.

To understand how these control lines work, we need to take a closer look at how the 74HC595 functions. The 74HC595 consists of an interconnected set of simpler digital circuits known as latches. There are actually two banks (columns) of latches, each column consisting of 8 latches. Next figure shows these two columns. The first column of latches form something known as a shift register. This bank accepts the serial input and shifts each bit in the series of input pulses down into the column. The second column of latches is used to store what is in the first column. This second column is connected to the chip's output and is used to drive the LED display. This frees up the first column to receive another series of inputs, without disrupting the

actual signals delivered to the 7-segment display.





Each latch is a digital circuit with two inputs and one output. The top input with the black arrowhead represents the data and the other input with the white arrowhead represents a control. The lines with the black arrowhead are connected to the pin marked SER (serial input) and the lines with white arrowheads are connected to the pin marked SRCLK. This line is sometimes called the clock line. When the data line (SER) is high and the control (SRCLK) is high, then the output of the latch is also high until it is reset. When the data (SER) is high and the control (SRCLK) is low, then the output does not change from its previously latched value. The first column of latches are daisy chained together so the output of the top latch is the data input to the second latch. What we do, therefore, is input a bit string into SER along with a SRCLK signal. Each time SRCLK goes high, the data in a latch is shifted to the latch below it. We can therefore enter a string of 8 bits into the first column of latches by sending each bit along the SER line and then setting the SRCLK line high for each bit of data. The timing diagram shown in figure shows how the bit string 1011 is shifted into the device. After the data has been shifted into the first column, we transfer this data in parallel to the second column of latches by setting the RCLK line high. This second column of latches will retain their value until we overwrite them with another RCLK signal.









Input Pins It mainly has three pins are responsible to serial input ( Data "SER\_14", Bit Latch "SRCLK\_11" and Byte Latch "RCLK\_14").

Output Pins It mainly has eight pins responsible to parallel output (Bit\_0 "Qa\_15", Bit\_1" "Qb\_1", Bit\_2 "Qc\_2", Bit\_3 "Qd\_3", Bit\_4 "Qe\_4", Bit\_5 "Qf\_5", Bit\_6 "Qg\_6" and Bit\_7 "Qh\_7").

**Serial Output** one pin responsible to serial output (Qh'\_9).

**Reset Pin** SRCLK\_10 pin is called a reset clock and is an active low pin, its function is to reset the internal circuit and clear all of stored data if this pin is connected to low signal.

**Enable Pin** OE\_13 pin is called as an output enable pin, this pin is active low, so if you want the stored bits to appear on output pin, this pin must be connected to ground.

#### 74HC595 Work Summary

#### **MSB First**

Related to this method, the output will be sequentially from Qa\_15 pin (which is the least significant bit) to Qh\_7 (which is the most significant bit), so the arrangement of bits' Order will not affect

#### **LSB First**

Related to the this method, the output will be reversely from  $Qa_15$  pin (which is the least significant bit) to  $Qh_7$  (which is the most significant bit), so the arrangement of bits' Order will be reversed



## How to make unlimited O/P pins

Qh'\_9 pin is used to leak the additional bits, so if you want to out more than one byte, as example, two bytes, you must gian two ICs to do it and the SRCLK\_11 and RCLK\_12 pins must be connected in parallel and the Qh'\_9 pin of the first IC must be connected to the SER\_14 pin of the second IC to stored the leaked data from the first IC to the Second.

MSB order method is preferred in this case because this method doesn't affect the order arrangement of bits to be more logical and the least byte appears on the first and the highest byte on the second.

Assume that the sent data is "0b1001110101100010"
The output will be:





## Shift Register Coding Diagram







# STM32 IS AMESOME

#### **Session LAb**







Do you have any questions?

www.imtschool.com www.facebook.com/imaketechnologyschool/

This material is developed by IMTSchool for educational use only

All copyrights are reserved